

### **MOSFET**

### OptiMOS<sup>™</sup>5 Power-Transistor, 80 V

### **Features**

- Optimized for high performance SMPS, e.g. sync. rec.
- 100% avalanche testedSuperior thermal resistance
- N-channel
- Qualified according to JEDEC<sup>1)</sup> for target applications
  Pb-free lead plating; RoHS compliant
  Halogen-free according to IEC61249-2-21

Table 1 **Key Performance Parameters** 

| Parameter               | Value | Unit |
|-------------------------|-------|------|
| <b>V</b> <sub>DS</sub>  | 80    | V    |
| R <sub>DS(on),max</sub> | 11.7  | mΩ   |
| I <sub>D</sub>          | 49    | A    |
| Qoss                    | 19    | nC   |
| Q <sub>G</sub> (0V10V)  | 15    | nC   |











| Type / Ordering Code | Package    | Marking  | Related Links |
|----------------------|------------|----------|---------------|
| BSC117N08NS5         | PG-TDSON-8 | 117N08NS | -             |

# OptiMOS<sup>TM</sup>5 Power-Transistor, 80 V BSC117N08NS5



### **Table of Contents**

| Description                           |
|---------------------------------------|
| Maximum ratings                       |
| Thermal characteristics               |
| Electrical characteristics            |
| Electrical characteristics diagrams 6 |
| Package Outlines                      |
| Revision History                      |
| Trademarks                            |
| Disclaimer                            |

### OptiMOS<sup>™</sup>5 Power-Transistor, 80 V BSC117N08NS5



1 Maximum ratings at  $T_j = 25$  °C, unless otherwise specified

Table 2 Maximum ratings

| Damamatan                                    | O h l                             | Values      |             |                |      |                                                                                                                                                            |
|----------------------------------------------|-----------------------------------|-------------|-------------|----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter                                    | Symbol                            | Min.        | Тур.        | Max.           | Unit | Note / Test Condition                                                                                                                                      |
| Continuous drain current                     | I <sub>D</sub>                    | -<br>-<br>- | -<br>-<br>- | 49<br>31<br>19 | A    | $V_{\rm GS}$ =10 V, $T_{\rm C}$ =25 °C $V_{\rm GS}$ =10 V, $T_{\rm C}$ =100 °C $V_{\rm GS}$ =10 V, $T_{\rm C}$ =25 °C, $R_{\rm thJA}$ =50K/W <sup>1)</sup> |
| Pulsed drain current <sup>2)</sup>           | I <sub>D,pulse</sub>              | -           | -           | 196            | Α    | <i>T</i> <sub>C</sub> =25 °C                                                                                                                               |
| Avalanche energy, single pulse <sup>3)</sup> | E <sub>AS</sub>                   | -           | -           | 14             | mJ   | $I_{\rm D}$ =50 A, $R_{\rm GS}$ =25 $\Omega$                                                                                                               |
| Gate source voltage                          | V <sub>GS</sub>                   | -20         | -           | 20             | V    | -                                                                                                                                                          |
| Power dissipation                            | P <sub>tot</sub>                  | -           | -           | 50<br>2.5      | W    | T <sub>C</sub> =25 °C<br>T <sub>A</sub> =25 °C, R <sub>thJA</sub> =50 K/W <sup>1)</sup>                                                                    |
| Operating and storage temperature            | T <sub>j</sub> , T <sub>stg</sub> | -55         | -           | 150            | °C   | IEC climatic category;<br>DIN IEC 68-1: 55/150/56                                                                                                          |

#### 2 Thermal characteristics

**Thermal characteristics** Table 3

| Parameter                                                      | Symbol            | Values |      |      | Unit  | Note / Test Condition |
|----------------------------------------------------------------|-------------------|--------|------|------|-------|-----------------------|
| Farameter                                                      | Symbol            | Min.   | Тур. | Max. | Ollit | Note / Test Condition |
| Thermal resistance, junction - case, bottom                    | R <sub>thJC</sub> | -      | 1.5  | 2.5  | K/W   | -                     |
| Thermal resistance, junction - case, top                       | R <sub>thJC</sub> | -      | -    | 20   | K/W   | -                     |
| Device on PCB,<br>6 cm <sup>2</sup> cooling area <sup>1)</sup> | R <sub>thJA</sub> | -      | -    | 50   | K/W   | -                     |

 $<sup>^{1)}</sup>$  Device on 40 mm x 40 mm x 1.5 mm epoxy PCB FR4 with 6 cm² (one layer, 70 µm thick) copper area for drain connection. PCB is vertical in still air.  $^{2)}$  See figure 3 for more detailed information  $^{3)}$  See figure 13 for more detailed information

# OptiMOS<sup>™</sup>5 Power-Transistor, 80 V BSC117N08NS5



### 3 Electrical characteristics

Table 4 Static characteristics

| D                                | 0                    |      | Value       | S            |      |                                                                                                                                           |
|----------------------------------|----------------------|------|-------------|--------------|------|-------------------------------------------------------------------------------------------------------------------------------------------|
| Parameter                        | Symbol               | Min. | Тур.        | Max.         | Unit | Note / Test Condition                                                                                                                     |
| Drain-source breakdown voltage   | V <sub>(BR)DSS</sub> | 80   | -           | -            | V    | V <sub>GS</sub> =0 V, I <sub>D</sub> =1 mA                                                                                                |
| Gate threshold voltage           | V <sub>GS(th)</sub>  | 2.2  | 3           | 3.8          | V    | $V_{\rm DS}=V_{\rm GS},\ I_{\rm D}=22\ \mu {\rm A}$                                                                                       |
| Zero gate voltage drain current  | I <sub>DSS</sub>     | -    | 0.1<br>10   | 1<br>100     | μA   | V <sub>DS</sub> =80 V, V <sub>GS</sub> =0 V, T <sub>i</sub> =25 °C<br>V <sub>DS</sub> =80 V, V <sub>GS</sub> =0 V, T <sub>i</sub> =125 °C |
| Gate-source leakage current      | I <sub>GSS</sub>     | -    | 10          | 100          | nA   | V <sub>GS</sub> =20 V, V <sub>DS</sub> =0 V                                                                                               |
| Drain-source on-state resistance | R <sub>DS(on)</sub>  | -    | 9.6<br>13.7 | 11.7<br>16.3 | mΩ   | V <sub>GS</sub> =10 V, I <sub>D</sub> =25 A<br>V <sub>GS</sub> =6 V, I <sub>D</sub> =12.5 A                                               |
| Gate resistance <sup>1)</sup>    | R <sub>G</sub>       | -    | 1.1         | 1.7          | Ω    | -                                                                                                                                         |
| Transconductance                 | <b>g</b> fs          | 19   | 38          | -            | S    | $ V_{DS}  > 2 I_D R_{DS(on)max}, I_D = 25 A$                                                                                              |

**Table 5** Dynamic characteristics

| Davamatar                                  | Or made at         |      | Values | S    |      |                                                                                        |
|--------------------------------------------|--------------------|------|--------|------|------|----------------------------------------------------------------------------------------|
| Parameter                                  | Symbol             | Min. | Тур.   | Max. | Unit | Note / Test Condition                                                                  |
| Input capacitance <sup>1)</sup>            | C <sub>iss</sub>   | -    | 1000   | 1300 | pF   | V <sub>GS</sub> =0 V, V <sub>DS</sub> =40 V, f=1 MHz                                   |
| Output capacitance <sup>1)</sup>           | Coss               | -    | 180    | 230  | pF   | V <sub>GS</sub> =0 V, V <sub>DS</sub> =40 V, f=1 MHz                                   |
| Reverse transfer capacitance <sup>1)</sup> | C <sub>rss</sub>   | -    | 11     | 19   | pF   | V <sub>GS</sub> =0 V, V <sub>DS</sub> =40 V, <i>f</i> =1 MHz                           |
| Turn-on delay time                         | t <sub>d(on)</sub> | -    | 10     | -    | ns   | $V_{DD}$ =40 V, $V_{GS}$ =10 V, $I_D$ =25 A, $R_{G,ext}$ =3 $\Omega$                   |
| Rise time                                  | t <sub>r</sub>     | -    | 4      | -    | ns   | $V_{DD}$ =40 V, $V_{GS}$ =10 V, $I_{D}$ =25 A, $R_{G,ext}$ =3 $\Omega$                 |
| Turn-off delay time                        | $t_{ m d(off)}$    | -    | 16     | -    | ns   | $V_{\rm DD}$ =40 V, $V_{\rm GS}$ =10 V, $I_{\rm D}$ =25 A, $R_{\rm G,ext}$ =3 $\Omega$ |
| Fall time                                  | t <sub>f</sub>     | -    | 3      | -    | ns   | $V_{\rm DD}$ =40 V, $V_{\rm GS}$ =10 V, $I_{\rm D}$ =25 A, $R_{\rm G,ext}$ =3 $\Omega$ |

Table 6 Gate charge characteristics<sup>2)</sup>

| Parameter                          | Cumbal                      | Values |      |      | 11:4 | Nata / Tast Canditian                                          |
|------------------------------------|-----------------------------|--------|------|------|------|----------------------------------------------------------------|
| Parameter                          | Symbol                      | Min.   | Тур. | Max. | Unit | Note / Test Condition                                          |
| Gate to source charge              | Q <sub>gs</sub>             | -      | 5    | -    | nC   | $V_{DD}$ =40 V, $I_{D}$ =25 A, $V_{GS}$ =0 to 10 V             |
| Gate charge at threshold           | Q <sub>g(th)</sub>          | -      | 3    | -    | nC   | $V_{DD}$ =40 V, $I_{D}$ =25 A, $V_{GS}$ =0 to 10 V             |
| Gate to drain charge <sup>1)</sup> | Q <sub>gd</sub>             | -      | 3    | 5    | nC   | $V_{\rm DD}$ =40 V, $I_{\rm D}$ =25 A, $V_{\rm GS}$ =0 to 10 V |
| Switching charge                   | Q <sub>sw</sub>             | -      | 6    | -    | nC   | $V_{\rm DD}$ =40 V, $I_{\rm D}$ =25 A, $V_{\rm GS}$ =0 to 10 V |
| Gate charge total <sup>1)</sup>    | Qg                          | -      | 15   | 18   | nC   | $V_{DD}$ =40 V, $I_{D}$ =25 A, $V_{GS}$ =0 to 10 V             |
| Gate plateau voltage               | <b>V</b> <sub>plateau</sub> | -      | 5.0  | -    | V    | $V_{\rm DD}$ =40 V, $I_{\rm D}$ =25 A, $V_{\rm GS}$ =0 to 10 V |
| Gate charge total, sync. FET       | Q <sub>g(sync)</sub>        | -      | 13   | -    | nC   | $V_{DS}$ =0.1 V, $V_{GS}$ =0 to 10 V                           |
| Output charge <sup>1)</sup>        | Qoss                        | -      | 19   | 25   | nC   | V <sub>DD</sub> =40 V, V <sub>GS</sub> =0 V                    |

 $<sup>^{1)}</sup>$  Defined by design. Not subject to production test.  $^{2)}$  See "Gate charge waveforms" for parameter definition

# OptiMOS<sup>TM</sup>5 Power-Transistor, 80 V BSC117N08NS5



### Table 7 Reverse diode

| Davamatav                             | Cymphol                |      | Values |      |      | Nata / Tant Candition                                                                    |
|---------------------------------------|------------------------|------|--------|------|------|------------------------------------------------------------------------------------------|
| Parameter                             | Symbol                 | Min. | Тур.   | Max. | Unit | Note / Test Condition                                                                    |
| Diode continuous forward current      | Is                     | -    | -      | 45   | Α    | <i>T</i> <sub>C</sub> =25 °C                                                             |
| Diode pulse current                   | I <sub>S,pulse</sub>   | -    | -      | 196  | Α    | T <sub>C</sub> =25 °C                                                                    |
| Diode forward voltage                 | V <sub>SD</sub>        | -    | 0.9    | 1.1  | V    | V <sub>GS</sub> =0 V, I <sub>F</sub> =25 A, T <sub>j</sub> =25 °C                        |
| Reverse recovery time <sup>1)</sup>   | <i>t</i> <sub>rr</sub> | -    | 37     | 73   | ns   | V <sub>R</sub> =40 V, I <sub>F</sub> =25A, d <i>i</i> <sub>F</sub> /d <i>t</i> =100 A/μs |
| Reverse recovery charge <sup>1)</sup> | Qrr                    | -    | 45     | 90   | nC   | V <sub>R</sub> =40 V, I <sub>F</sub> =25A, di <sub>F</sub> /dt=100 A/μs                  |



### 4 Electrical characteristics diagrams

























## 5 Package Outlines



1) EXCLUDING MOLD FLASH
2) REMOVAL ON MOLD GATE
INTRUSION 0.1 MM
PROTRUSION 0.1 MM
LEAD LENGTH UP TO ANTI FLASH LINE
ALL METAL SURFACES ARE PLATED, EXCEPT AREA OF CUT

| DIMENSION | MILLIMETERS |      |  |  |  |  |
|-----------|-------------|------|--|--|--|--|
| DIMENSION | MIN.        | MAX. |  |  |  |  |
| Α         | 0.90        | 1.20 |  |  |  |  |
| A1        | 0.15        | 0.35 |  |  |  |  |
| b         | 0.34        | 0.54 |  |  |  |  |
| D         | 4.80        | 5.35 |  |  |  |  |
| D1        | 3.90        | 4.40 |  |  |  |  |
| D2        | 0.03        | 0.23 |  |  |  |  |
| E         | 5.70        | 6.10 |  |  |  |  |
| E1        | 5.90        | 6.42 |  |  |  |  |
| E2        | 3.88        | 4.31 |  |  |  |  |
| е         | 1.27        |      |  |  |  |  |
| L         | 0.45        | 0.71 |  |  |  |  |
| М         | 0.45        | 0.69 |  |  |  |  |

| DOCUMENT NO.<br>Z8B00003332 |  |  |  |
|-----------------------------|--|--|--|
| REVISION<br>07              |  |  |  |
| SCALE 10:1                  |  |  |  |
| 0 1 2 3mm                   |  |  |  |
|                             |  |  |  |
| EUROPEAN PROJECTION         |  |  |  |
|                             |  |  |  |
| ISSUE DATE<br>06.06.2019    |  |  |  |

Figure 1 Outline PG-TDSON-8, dimensions in mm





Figure 2 Outline Boardpads (TDSON-8), dimensions in mm





Dimension in mm

Figure 3 Outline Tape (TDSON-8)

# OptiMOS $^{\text{TM}}$ 5 Power-Transistor , 80 V BSC117N08NS5



### Revision History

#### BSC117N08NS5

Revision: 2020-02-07, Rev. 2.1

#### **Previous Revision**

| Revision | Date       | Subjects (major changes since last revision) |  |  |  |  |
|----------|------------|----------------------------------------------|--|--|--|--|
| 2.0      | 2014-12-17 | Release of final version                     |  |  |  |  |
| 2.1      | 2020-02-07 | Update package drawings                      |  |  |  |  |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

#### We Listen to Your Comments

Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: erratum@infineon.com

Published by Infineon Technologies AG 81726 München, Germany © 2020 Infineon Technologies AG All Rights Reserved.

#### Legal Disclaimer

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

The Infineon Technologies component described in this Data Sheet may be used in life-support devices or systems and/or automotive, aviation and aerospace applications or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support, automotive, aviation and aerospace device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.